# Device Engineering Incorporated

385 East Alamo Drive Chandler, AZ 85225 Phone: (480) 303-0822 Fax: (480) 303-0824 E-mail: admin@deiaz.com

## FEATURES

- TTL/CMOS TO ARINC 429 Line Driver.
- Rate control input set Hi (100KBS) or Lo (12.5KBS) speed slew rates.
- Operates from  $\pm 5V$  power supply.
- Drives full ARINC load.
  - Output resistor options: 7.5, 27.5 or 37.5 Ohms.
- Packages:
  - 8L SOIC Exposed Pad (single driver)
  - 38L MLPQ (QFN) (dual driver)



**DEI5070**, **5071**, **5072**, **5270** 

**ARINC 429 ±5V LINE DRIVER** 

FAMILY

## **GENERAL DESCRIPTION**

The DEI5x7x family of CMOS integrated circuits are line drivers designed to directly drive the ARINC 429 avionics serial digital data bus. The device converts TTL/CMOS serial input data to the tri-level RZ bipolar differential modulation format of the ARINC bus. A TTL/CMOS control input selects the output slew rate for HI (100KBS) and LOW (12.5KBS) speed operation. No external timing capacitors are required.

The 5070 has internal 37.5 Ohm output resistors, the 5071 has 27.5 Ohm resistors, the 5072 has 7.5 Ohm resistors, and the 5270 has two drivers with all output resistor options. The 27.5 and 7.5 Ohm options require external series resistors which are typically used to implement a transient voltage protection network.

|                         | Table              | 5010/1 | 1/72 I IN DESCI |                                                                  |
|-------------------------|--------------------|--------|-----------------|------------------------------------------------------------------|
|                         |                    | PIN    | NAME            | DESCRIPTION                                                      |
|                         |                    | 1      | HI/LO           | LOGIC INPUT: Slew rate control.                                  |
| HI/LO 1                 | 8                  | 2      | TTLIN0          | <b>LOGIC INPUT:</b> Serial digital data input 0                  |
|                         | * V+               | 3      | TTLIN1          | LOGIC INPUT: Serial digital data input 1                         |
| TTLIN1 3                | • 4290UTA          | 4      | GND             | POWER INPUT: Ground                                              |
| GND 4                   | 5 V-               | 5      | V-              | POWER INPUT: -5VDC                                               |
| Note:                   |                    | 6      | 429OUTA         | <b>429 OUTPUT:</b> ARINC 429 format serial digital data output A |
| Heatsink pad is electri | ctrically isolated | 7      | 429OUTB         | <b>429 OUTPUT:</b> ARINC 429 format serial digital data output B |
|                         |                    | 8      | V+              | POWER INPUT: +5VDC                                               |
|                         |                    |        |                 |                                                                  |

 Table 1
 5070/71/72 PIN DESCRIPTION



#### Notes:

Package: 38 Lead 5.0 x 7.0mm MLP
 Exposed Pad is electrically isolated

Table 2 5270 PIN DESCRIPTION

# **BOTTOM VIEW**

| SIGNAL NAME  | Channel 1<br>Pin | Channel 2<br>Pin             | DESCRIPTION                                                                             |  |  |
|--------------|------------------|------------------------------|-----------------------------------------------------------------------------------------|--|--|
| HI/LO_n      | 5                | 24                           | <b>LOGIC INPUT:</b> Slew rate control. $1 = \text{Hi speed}$ . $0 = \text{Low speed}$ . |  |  |
| TTLIN0_n     | 6                | 25                           | LOGIC INPUT: Serial digital data input 0.                                               |  |  |
| TTLIN1_n     | 26               | 7                            | LOGIC INPUT: Serial digital data input 1.                                               |  |  |
| 429OUTA_7_n  | 34               | 15                           | <b>429 OUTPUTS:</b> ARINC 429 format serial digital data output A, 7.5 Ohm              |  |  |
| 429OUTA_27_n | 33               | 14                           | 429 OUTPUTS: ARINC 429 format serial digital data output A, 27.5 Ohm                    |  |  |
| 429OUTA_37_n | 32               | 13                           | 429 OUTPUTS: ARINC 429 format serial digital data output A, 37.5 Ohm                    |  |  |
| 429OUTB_7_n  | 36               | 17                           | 429 OUTPUTS: ARINC 429 format serial digital data output B, 7.5 Ohm                     |  |  |
| 429OUTB_27_n | 37               | 18                           | 429 OUTPUTS: ARINC 429 format serial digital data output B, 27.5 Ohm                    |  |  |
| 429OUTB_37_n | 38               | 19                           | <b>429 OUTPUTS:</b> ARINC 429 format serial digital data output B, 37.5 Ohm             |  |  |
| V+           | 2                | 20                           | POWER INPUT: +5 VDC                                                                     |  |  |
| GND          | 28               | 9                            | POWER INPUT: Ground                                                                     |  |  |
| V-           | 30               | 12                           | POWER INPUT: -5 VDC                                                                     |  |  |
| NC           |                  | 11, 16, 21, 22,<br>9, 31, 35 | No Internal Connect                                                                     |  |  |

© 2011 Device Engineering Inc

### FUNCTIONAL DESCRIPTION



Block Diagram (single channel shown)

## Table 3 Speed Control Function Table

| HI/LO | OUTPUT TRANSITION TIME |
|-------|------------------------|
| 0     | 10us (12.5 KBS data)   |
| 1     | 1.5us (100KBS data)    |

## **Table 4 Transmit Data Function Table**

| TTLIN1 | TTLIN0 | <b>429OUTA</b> | <b>429OUTB</b> | NOTES       |
|--------|--------|----------------|----------------|-------------|
| 0      | 0      | 0V             | 0V             | Null output |
| 0      | 1      | -5V            | 5V             | Zero output |
| 1      | 0      | 5V             | -5V            | One output  |
| 1      | 1      | 0V             | 0V             | Null output |



# **ELECTRICAL DESCRIPTION**

| PARAMETER                                                                    | MIN       | MAX       | UNITS |
|------------------------------------------------------------------------------|-----------|-----------|-------|
| Voltages referenced to Ground                                                |           |           |       |
| V+ Supply Voltage                                                            | -0.3      | +7        | V     |
| V- Supply Voltage                                                            | 0.3       | -7        | V     |
| Storage Temperature                                                          | -65       | +150      | °C    |
| Input Voltage                                                                |           |           |       |
| TTLIN and HI/LO Inputs                                                       | Gnd - 0.3 | V + + 0.3 | V     |
| 429OUT Outputs                                                               | V 0.3     | V + + 0.3 | V     |
| Power Dissipation @ 85 °C: (> 10 Sec), Thermal pad soldered to heat spreader |           |           |       |
| -Sxx package, derate 20mW/C above 85°C                                       |           | 1.2       | W     |
| -Mxx package, derate 28.3mW/C above 85°C                                     |           | 1.7       |       |
| Junction Temperature:                                                        |           |           |       |
| Tjmax, Plastic Packages (Limited by molding compound Tg)                     |           | 145       | °C    |
| ESD per JEDEC A114-A Human Body Model                                        |           | 2000      | V     |
| Peak Body Temperature (Pb Free solder profile)                               |           | 260       | °C    |

## **Table 5 Absolute Maximum Ratings**

### Notes:

Stresses above absolute maximum ratings may cause permanent damage to the device.
 The device is tolerant of one or both outputs shorted to Ground and of both outputs shorted together.

| PARAMETER             | SYMBOL          | CONDITIONS     |
|-----------------------|-----------------|----------------|
| Supply Voltage        | V+              | 4.8 to 5.3V    |
|                       | V-              | -4.8 to -5.3V  |
| Operating Temperature |                 |                |
| -xEx variants         | T <sub>OP</sub> | -55 to +85 °C  |
| -xMx variants         |                 | -55 to +125 °C |

## **Table 6 Recommended Operating Conditions**

| PARAMETER                | +5.3V and V- = -4.8V to -5.3V<br>TEST CONDITION     | SYMBOL                                   | MIN    | NOM   | МАХ   | UNITS |
|--------------------------|-----------------------------------------------------|------------------------------------------|--------|-------|-------|-------|
| FARAIVIETER              |                                                     |                                          | IVIIIN |       | IVIAA | UNITS |
| Innut Valtaga I agia 1   | LOGIC IN                                            |                                          | 2.0    | [     | V+    | V     |
| Input Voltage, Logic 1   |                                                     | $V_{IH}$                                 |        |       |       | v     |
| Input Voltage, Logic 0   |                                                     | $V_{IL}$                                 | -0.3   |       | 0.8   | V     |
| Input Current            | VIN = 0 to $5V$                                     | $\mathbf{I}_{\mathrm{IH}}$               | -10    |       | 10    | uA    |
|                          | ARINC OU                                            | JTPUTS                                   |        |       | •     |       |
| ARINC Output Voltage     |                                                     |                                          |        |       |       |       |
| (Differential)           | Differential Output Voltage                         |                                          |        |       |       |       |
| One                      | = 4290UTA - 4290UTB.                                | V <sub>DIF1</sub>                        | 9.0    | 10.0  | 11.0  | V     |
| Null                     | No Load.                                            | V <sub>DIFnull</sub>                     | -0.5   | 0     | +0.5  | V     |
| Zero                     |                                                     | V <sub>DIF0</sub>                        | -11.0  | -10.0 | -9.0  | V     |
| ARINC Output Voltage     | Referenced to Ground                                | · Diro                                   |        |       |       |       |
| (Single Ended)           | No Load.                                            |                                          |        |       |       |       |
| Hi                       | No Loud.                                            | Vo <sub>HI</sub>                         | 4.5    | 5.0   | 5.5   | v     |
| Null                     |                                                     | VO <sub>III</sub><br>Vo <sub>null,</sub> | -0.25  | 0     | +0.25 | v     |
| Lo                       |                                                     |                                          | -5.5   | -5.0  | -4.5  | v     |
|                          |                                                     | Vo <sub>LO</sub>                         | -3.5   | -3.0  | -4.3  | v     |
|                          | uit Outputs shorted to Ground<br>with Rout = 370hms |                                          |        |       |       |       |
| Current                  | with Kout = $3$ /onms                               | Ŧ                                        |        | 100   |       |       |
|                          |                                                     | Isc <sub>LO</sub>                        |        | 133   |       | mA    |
|                          |                                                     | Isc <sub>HI</sub>                        |        | -133  |       | mA    |
| Output Resistance:       |                                                     | <b>D</b> .                               |        | 25.5  |       | 01    |
| DEI5070                  | Room Temperature                                    | Rout                                     |        | 37.5  |       | Ohms  |
| DEI5071                  | recom remperature                                   |                                          |        | 27.5  |       | Ohms  |
| DEI5072                  |                                                     |                                          |        | 7.5   |       | Ohms  |
| Output Slew Rate         | HI/LO = 1                                           |                                          |        |       |       |       |
| Hi Speed                 | No Load                                             | т                                        |        |       |       |       |
|                          | 10% to 90% voltage                                  | T <sub>rise</sub>                        | 1.0    | 1.5   | 2.0   | us    |
|                          | amplitude of differential                           | $\mathrm{T}_{\mathrm{fall}}$             |        |       |       |       |
|                          | output.                                             |                                          |        |       |       |       |
| Output Slew Rate         | HI/LO = 0                                           |                                          |        |       |       |       |
| Lo Speed                 | No Load                                             | -                                        |        |       |       |       |
| F                        | 10% to 90% voltage                                  | T <sub>rise</sub>                        | 5.0    | 10.0  | 15.0  | us    |
|                          | amplitude of differential                           | $T_{\text{fall}}$                        | 0.0    | 10.0  | 10.0  | a.s   |
|                          | output.                                             |                                          |        |       |       |       |
| Output skew time betweer |                                                     |                                          |        |       |       |       |
| and B outputs.           | Measured at 50% voltage                             | Tskew                                    |        |       | 200   | ns    |
| and D outputs.           | amplitude of both outputs.                          | ISKEW                                    |        |       | 200   | 115   |
|                          | SUPPLY CU                                           | IDDENT                                   |        |       | L     |       |
| Quiagaant Or anatin - C  |                                                     | JKKENI                                   | 1      | 1     | 1     | 1     |
| Quiescent Operating Supp |                                                     |                                          |        |       |       |       |
| Current:                 | HI/LO = 0  or  1                                    | т                                        |        |       | 10    |       |
| IV+                      | TTLIN0=TTLIN1= 0V                                   | $I_{V^+}$                                | -      | 6     | 10    | mA    |
| IV-                      | No Load                                             | I <sub>V-</sub>                          | -10    | -6    | - 1   | mA    |

# Table 7 Electrical Characteristics

## **DESIGN CONSIDERATIONS**

### Power Supplies and Bypass Capacitors

The DEI507X Line Driver operates from  $\pm$ 5V dual supplies. Proper bypassing capacitor ensures stability while driving large capacitive loads. The Line Driver requires a minimum of a 0.1uF bypass capacitor placed as close as possible to the V+ and V-pins.

## **Transient Voltage Protection**

The DEI507X Line Driver requires external components to achieve immunity from surges such as those defined by DO160D Section 22, "Lightning Induced Transient Susceptibility". Typical surge protection includes silicon Transient Voltage Suppressor (TVS) devices and may include part of the 37.5 Ohm output resistance as external resistors to limit the surge current.

The 507X has a robust output stage which includes large driver devices and clamp diodes to the V+ and V- power rails as shown in Figure 2. It withstands surge currents of  $\pm 0.5A$  for 175us without damage when powered with  $\pm 5V$  supplies. At that surge current, the diodes clamp at ~1V above (below) the V+ (V-) supply rail. ~350mA flows to the V- (V+) supply through the output amplifier, and ~150ma flows to the V+ (V-) supply through the clamp diode. The outputs may be damaged by surges greater than 1A / 175uS. At that current, the diodes clamp at ~1.8V above (below) the supply.



Figure 2 Surge Protection Network

The external lightning protection network should be designed to meet the specific requirements and constraints of the application equipment. The protection network should limit the OUTA/B pin surge current to the 0.5A / 175us maximum. The generalized circuit of Figure 2 represents several TVS protection network options:

- The on-chip Rout value is 7.5, 27.5, or 37.5 Ohms depending on the 5070 5072 part number
- Select the total output resistance, Rout + R1 + R2, = 37.5 Ohms to meet ARINC bus requirements
  - Select R1 =  $20\Omega$ , R2 =  $10\Omega$ , Rout = 7.5 $\Omega$  to use low TVS surge current rating (small TVS devices)
  - Select R1 =  $0\Omega$ , Rout + R2 =  $37.5\Omega$  to use high TVS clamp voltage (20V + V + / -)
  - If the V+/V- supplies are un-powered or below operating voltage during the surge event, large currents may flow through the internal clamp diodes and damage the driver. If the application requires lightning immunity while unpowered, Select R1 =  $0\Omega$ , Rout + R2 =  $37.5\Omega$ , and select the TVS clamp voltage for <20V.
- Select TVS devices for the following
  - TVS Surge power/current rating must withstand the application requirements for Lightning Induced Transient Levels and Waveforms. Microsemi Corporation publishes an application note specific to the DO160 lightning requirements, available at: <u>http://www.microsemi.com/micnotes/126.pdf</u>
  - Select low capacitance TVS devices to minimize the load on the line driver. (Examples: Microsemi LC and HSMBJSA series TVS) This is a priority for Hi Speed ARINC applications where the low capacitance is important for optimum signal integrity and power consumption. Note that the maximum total capacitance on the ARINC bus is 30nF line to line.
  - Select the TVS clamp voltage at the lightning surge conditions such that the voltage/current into the 507X OUT pin is within the safe region.
- If R1 is used to limit the TVS surge current, the resistor must withstand the surge current and voltage.

Alternate protection methods may be appropriate in some applications.

• External clamp diodes to the supply rails may be used to shunt surge current to the supply rails rather than to Ground.

• PTC "resetable fuses" may be used for R1 to protect the driver and TVS from shorts to 28V aircraft power.

Some general considerations related to Lightning Immunity:

- Analyze the TVS high current signal and ground return path to insure adequate surge current capability. The IR voltage and L\*di/dt voltage in the ground return will add additional stress beyond the TVS clamp voltage.
- Observe suitable PCB design rules for traces subject to high voltage and high current surges.
- When possible, locate TVS devices close to the equipment connector to minimize the length of the surge voltage/current traces within the equipment.
- The shields of ARINC 429 data bus cables should be terminated to aircraft ground at all ends and at all bulkhead disconnects.

## Thermal Management

Good thermal management is fundamental to Line Driver device reliability. It is particularly important in designs operating at the HI speed data rate (100KBS) with high capacitive loads as this produces maximum power dissipation. While the 507X device will function at a junction temperature (Tj) above 190°C, it is inappropriate to continuously operate the plastic package above 150°C. Like all microcircuits, long term reliability is improved with lower operating temperatures.

The Line Driver's operating Tj is determined by internal power dissipation, package thermal resistance, and ambient temperature. The internal power dissipation (Pd) varies greatly with several variables:

- Data Rate The Hi Speed (100kbs) rate produces maximum power dissipation
- Load The maximum ARINC 429 load is  $30nF||400 \Omega$  line-to-line. Many applications only drive a fraction of the full load.
- Data Duty Cycle ARINC bus activity, averaged over 10 seconds = Bits transmitted / total possible bits. Many applications are active <70%.
- Supply Voltage +V/-V supplies are  $\pm 5V$
- Rout configuration The power dissipated in the two  $37.5\Omega$  output resistors is internal to the IC for the 5070 and external for the 5072.

The internal power dissipation for 100kbs applications can be estimated from Figures 4-7. Power dissipation for low speed operation (12.5kbs) is normally not an issue, so is not considered here. The curves in indicate power dissipation for various loads, supply voltage, and Rout configuration. It represents Pd for 100% Data Duty Cycle (DDC) at 100KBS with no word gap null times. Thus the indicated Pd values are considered maximum values and should be reduced to account for the Data Duty Cycle as follows:

- Estimate DDC = total bits transmitted in 10 sec period / 1,000,000
  - = 32 x total ARINC words transmitted in 10 sec period / 1,000,000
- Select an indicated Pd for the application supply voltage and load. This may involve estimating the Line Driver's load and interpolating between the curves.
- Calculate adjusted Pd = DDC \* (Pd 0.1) + 0.1 (W)

The operating junction temperature is calculated as follows:

 $\begin{array}{l} Tj = Ta + Pd*\Theta ja \\ & \text{where} \\ Tj = \text{junction temperature (°C)} \\ Ta = \text{Ambient temperature (°C)} \\ Pd = \text{Internal power dissipation (W)} \\ \Theta ja = IC \text{ package thermal resistance from junction to ambient (°C/W). Refer to package details.} \end{array}$ 

The ARINC 429 Line Driver outputs may be subject to short circuit conditions due to cable wiring errors or faults which typically occur during equipment test and aircraft installation environments. The common cases are one or both outputs shorted to Ground, or both outputs shorted together. These conditions may cause considerable internal power dissipation depending on the following:

- Data Duty Cycle The line-to-line and line-to-Ground shorts cause little or no power dissipation when the outputs are in the Null state. However when the output is driving a HI/LO state, the short circuit current is limited by the 37.5Ω Rout at about ~133mA. This is modulated by the ARINC waveform, producing an effective current of ~88mA\* DDC. This current causes heating in the output amplifier and Rout resistor.
- Supply Voltage A lower supply voltage results in lower Pd during short circuit conditions. The internal Pd for both outputs shorted while operating at 100% DDC is ~750mW with ±5V supplies, but is reduced to ~650mW with ±4.8V supplies. This is for 37.5Ω Rout configurations.
- Rout configuration Each of the two 37.5Ω Rout resistors dissipates ~0.7W when shorted at 100% DDC. This power is dissipated in the external resistors for the 5072 parts, and internal to the IC for the 5070 parts. Thus the 5072 have a lower Tj and are more tolerant to short circuit conditions.

The PCB design and layout is a significant factor in determining thermal resistance ( $\Theta$ ja) of the Line Driver IC package. Use maximum trace width on all power and signal connections at the IC. These traces serve as heat spreaders which improve heat flow from the IC leads. The exposed heat sink pad of the SOIC package should be soldered to a heat-spreader land pattern on the PCB. The IC exposed pad is electrically isolated, so the PCB land may be at any potential; typically Ground for the best heat sink. Maximize the PCB land size by extending it beyond the IC outline if possible. A grid of thermal VIAs, which drop down and connect to the buried copper plane(s), should be placed under the heat-spreader land. A typical VIA grid is 12mil holes on **a** 50mil pitch. The barrel is plated to about 1.0 ounce copper. Use as many VIAs as space allows. VIAs should be plugged to prevent voids being formed between the exposed pad and PCB heat-spreader land due to solder escaping by the capillary effect. This can be avoided by tenting the VIAs with solder mask.



Figure 3 Example of a Thermal VIA Land Pattern



Figure 4 5070 Power Dissipation Comparison



Figure 6 5072 Power Dissipation Comparison

#### Note:

- 1. 100% Data Duty Cycle.
- 2. Full Load: 400  $\Omega/\!/30nF,$  Mid Load: 600  $\Omega/\!/20nF,$  Light Load: 1200  $\Omega/\!/10nF$



Figure 5 5071 Power Dissipation Comparison



Figure 7 5270 Power Dissipation Comparison (2 chan, OUT\_27)

## PACKAGE DESCRIPTIONS

| PACKAGE TYPE | PACKAGE<br>REF | THERMAL<br>RESIST.<br>θJC / θJA<br>(°C/W) | JEDEC MOISTURE<br>SENSITIVITY LEVEL<br>& PEAK BODY<br>TEMP | LEAD FINISH<br>MATERIAL /<br>JEDEC Pb-Free<br>CODE | Pb Free<br>DESIGNATION |
|--------------|----------------|-------------------------------------------|------------------------------------------------------------|----------------------------------------------------|------------------------|
| 8L EP SOIC   | 8 EP           | 10 / 49                                   | MSL 1                                                      | NiPdAu                                             | RoHS                   |
|              | SOIC G         | (1)                                       | 260°C                                                      | e4                                                 | Compliant              |
| 38L 5X7 MLPQ | 38 5X7 I       | 8 / 34                                    | MSL 1                                                      | NiPdAu                                             | RoHS                   |
|              | MLPQ G         | (1)                                       | 260°C                                                      | e4                                                 | Compliant              |

### Table 8 Package Characteristics

Notes:

1.  $\theta JA$  with the exposed pad soldered to a PCB land with thermal vias connected to an internal ground plane which is one of the 2 center layers on a 4 layer board.

## 8 Lead EP SOIC





## **ORDERING INFORMATION**

| Part Number   | Marking      | Package         | Output Resistor   | Temperature   |
|---------------|--------------|-----------------|-------------------|---------------|
| DEI5070-SES-G | DEI5070 / ES | 8 EP SOIC G     | 37.5 Ohm          | -55 / +85 °C  |
| DEI5071-SES-G | DEI5071 / ES | 8 EP SOIC G     | 27.5 Ohm          | -55 / +85 °C  |
| DEI5072-SES-G | DEI5072 / ES | 8 EP SOIC G     | 7.5 Ohm           | -55 / +85 °C  |
| DEI5270-MES-G | DEI5270 MES  | 38 5X7 I MLPQ G | 7.5/27.5/37.5 Ohm | -55 / +85 °C  |
| DEI5070-SMS-G | DEI5070 / MS | 8 EP SOIC G     | 37.5 Ohm          | -55 / +125 °C |
| DEI5071-SMS-G | DEI5071 / MS | 8 EP SOIC G     | 27.5 Ohm          | -55 / +125 °C |
| DEI5072-SMS-G | DEI5072 / MS | 8 EP SOIC G     | 7.5 Ohm           | -55 / +125 °C |
| DEI5270-MMS-G | DEI5270MMS   | 38 5X7 I MLPQ G | 7.5/27.5/37.5 Ohm | -55 / +125 °C |

DEI reserves the right to make changes to any products or specifications herein. DEI makes no warranty, representation, or guarantee regarding suitability of its products for any particular purpose.